| Category   | Name                         | Instruction syntax | Meaning                                                    |   | rmat/op          | code/funct       | Notes/Encoding                                                                                                                                                 |
|------------|------------------------------|--------------------|------------------------------------------------------------|---|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Add                          | add<br>\$d,\$s,\$t | \$d = \$s + \$t                                            | R | 0                | 20 <sub>16</sub> | adds two registers, executes a trapon overflow                                                                                                                 |
|            |                              |                    |                                                            |   |                  |                  |                                                                                                                                                                |
|            | Add                          | addu               | \$d = \$s + \$t                                            | R | 0                | 21 <sub>16</sub> | as above but ignores an overflow                                                                                                                               |
|            | unsigned                     | \$d,\$s,\$t        |                                                            |   |                  |                  | 000000ss sssttttt ddddd100                                                                                                                                     |
|            | Subtract                     | sub<br>\$d,\$s,\$t | \$d = \$s - \$t                                            | R | 0                | 22 <sub>16</sub> | subtracts two registers, executes trap on overflow                                                                                                             |
|            |                              |                    |                                                            |   |                  |                  | 000000ss sssttttt ddddd100                                                                                                                                     |
|            | Subtract                     | subu               | \$d = \$s - \$t                                            |   | 0                | 20               | as above but ignores an overflow                                                                                                                               |
|            |                              | \$d,\$s,\$t        |                                                            | R |                  | 23 <sub>16</sub> | 000000ss sssttttt ddddd000 00100                                                                                                                               |
|            | Add<br>immediate             | addi<br>\$t,\$s,C  | \$t = \$s + C (signed)                                     | I | 8 <sub>16</sub>  | -                | Used to add sign-extended consta<br>(and also to copy one register to<br>another: addi \$1, \$2, 0), executes<br>trap on overflow                              |
|            |                              |                    |                                                            |   |                  |                  | 001000ss sssttttt CCCCCCC CCCC                                                                                                                                 |
|            | Add<br>immediate<br>unsigned | addiu<br>\$t,\$s,C | \$t = \$s + C (signed)                                     |   |                  |                  | as above but ignores an overflow                                                                                                                               |
| Arithmetic |                              |                    |                                                            | I | 9 <sub>16</sub>  | -                | 001001ss sssttttt CCCCCCC CCCC                                                                                                                                 |
|            | Multiply                     | mult \$s,\$t       | L0 = ((\$s * \$t) << 32) >> 32;<br>HI = (\$s * \$t) >> 32; | R | 0                | 18 <sub>16</sub> | Multiplies two registers and puts<br>64-bit result in two special mem<br>spots - LO and HI. Alternatively<br>one could say the result of this<br>operation is: |
|            |                              |                    |                                                            |   |                  |                  | (int HI,int LO) = (64-bit) \$s *                                                                                                                               |
|            |                              |                    |                                                            |   |                  |                  | . See mfhi and mflo for accessin LO and HI regs.                                                                                                               |
|            | Multiply<br>unsigned         | multu \$s,\$t      | L0 = ((\$s * \$t) << 32) >> 32;<br>HI = (\$s * \$t) >> 32; | R | 0                | 19 <sub>16</sub> | Multiplies two registers and puts 64-bit result in two special mem spots - LO and HI. Alternatively one could say the result of this operation is:             |
|            |                              |                    |                                                            |   |                  |                  | (int HI,int LO) = (64-bit) \$s *                                                                                                                               |
|            |                              |                    |                                                            |   |                  |                  | . See mfhi and mflo for accessin LO and HI regs.                                                                                                               |
|            | Divide                       | div \$s, \$t       | LO = \$s / \$t HI = \$s % \$t                              | R | 0                | 1A <sub>16</sub> | Divides two registers and puts the 32-bit integer result in LO and the remainder in HI. [36]                                                                   |
|            | Divide<br>unsigned           | divu \$s, \$t      | LO = \$s / \$t HI = \$s % \$t                              | R | 0                | 1B <sub>16</sub> | Divides two registers and puts the 32-bit integer result in LO and the remainder in HI.                                                                        |
|            | Load<br>word                 | lw \$t,C(\$s)      | <pre>\$t = Memory[\$s + C]</pre>                           | I | 23 <sub>16</sub> | -                | loads the word stored from: MEM[\$s+C] and the following 3 bytes.                                                                                              |
|            | Load<br>halfword             | lh \$t,C(\$s)      | <pre>\$t = Memory[\$s + C] (signed)</pre>                  | I | 21 <sub>16</sub> | -                | loads the halfword stored from: MEM[\$s+C] and the following byte. Sign is extended to width oregister.                                                        |
|            | Load<br>halfword<br>unsigned | lhu<br>\$t,C(\$s)  | <pre>\$t = Memory[\$s + C] (unsigned)</pre>                | I | 25 <sub>16</sub> | -                | As above without sign extension                                                                                                                                |
|            | Load byte                    | lb \$t,C(\$s)      | <pre>\$t = Memory[\$s + C] (signed)</pre>                  | I | 20 <sub>16</sub> | -                | loads the byte stored from: MEM[\$s+C].                                                                                                                        |
|            | Load byte unsigned           | lbu<br>\$t,C(\$s)  | <pre>\$t = Memory[\$s + C] (unsigned)</pre>                | I | 24 <sub>16</sub> | -                | As above without sign extension                                                                                                                                |
|            |                              |                    |                                                            |   |                  |                  | stores a word into: MEM[\$s+C] the following 3 bytes. The order                                                                                                |

|               | word                                   | SW \$C,C(\$S)       | Memory[\$s + C] = \$t                                                                | 1            | 2B <sub>16</sub> | -                | the operands is a large source of confusion.                                                                                                                                                                      |
|---------------|----------------------------------------|---------------------|--------------------------------------------------------------------------------------|--------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | Store half                             | sh \$t,C(\$s)       | Memory[\$s + C] = \$t                                                                | I            | 29 <sub>16</sub> | -                | stores the least-significant 16-bit of a register (a halfword) into:  MEM[\$s+C].                                                                                                                                 |
| Data Transfer | Store byte                             | sb \$t,C(\$s)       | Memory[\$s + C] = \$t                                                                | I            | 28 <sub>16</sub> |                  | stores the least-significant 8-bit of a register (a byte) into: MEM[\$s+C].                                                                                                                                       |
|               | Load<br>upper<br>immediate             | lui \$t,C           | \$t = C << 16                                                                        | I            | F <sub>16</sub>  | -                | loads a 16-bit immediate operand into the upper 16-bits of the register specified. Maximum value of constant is 2 <sup>16</sup> -1                                                                                |
|               | Move<br>from high                      | mfhi \$d            | \$d = HI                                                                             | R            | 0                | 10 <sub>16</sub> | Moves a value from HI to a register. Do not use a multiply or a divide instruction within two instructions of mfhi (that action is undefined because of the MIPS pipeline).                                       |
|               | Move<br>from low                       | mflo \$d            | \$d = L0                                                                             | R            | 0                | 12 <sub>16</sub> | Moves a value from LO to a register. Do not use a multiply or a divide instruction within two instructions of mflo (that action is undefined because of the MIPS pipeline).                                       |
|               | Move<br>from<br>Control<br>Register    | mfcZ \$t, \$d       | <pre>\$t = Coprocessor[Z].ControlRegister[\$d]</pre>                                 | R            | 0                |                  | Moves a 4 byte value from<br>Coprocessor Z Control register to a<br>general purpose register. Sign<br>extension.                                                                                                  |
|               | Move to<br>Control<br>Register         | mtcZ \$t, \$d       | <pre>Coprocessor[Z].ControlRegister[\$d] = \$t</pre>                                 | R            | 0                |                  | Moves a 4 byte value from a general purpose register to a Coprocessor Z Control register. Sign extension.                                                                                                         |
|               |                                        | and                 |                                                                                      |              |                  | 24               | Bitwise and                                                                                                                                                                                                       |
|               | And                                    | \$d,\$s,\$t         | \$d = \$s & \$t                                                                      | R            | 0                | 24 <sub>16</sub> | 000000ss sssttttt ddddd100100                                                                                                                                                                                     |
|               | And immediate                          | andi<br>\$t,\$s,C   | \$t = \$s & C                                                                        | I            | C <sub>16</sub>  | -                | Leftmost 16 bits are padded with 0s                                                                                                                                                                               |
|               | Or                                     | or \$d,\$s,\$t      | <br> \$d = \$s   \$t                                                                 | R            | 0                | 25 <sub>16</sub> | Bitwise or                                                                                                                                                                                                        |
|               |                                        | ori \$t,\$s,C       |                                                                                      | I            | D <sub>16</sub>  | -                | Leftmost 16 bits are padded with 0s                                                                                                                                                                               |
| Logical       | Exclusive                              |                     | \$d = \$s ^ \$t                                                                      | R            | 0                | 26 <sub>16</sub> |                                                                                                                                                                                                                   |
|               | Nor                                    | nor<br>\$d,\$s,\$t  | \$d = ~ (\$s   \$t)                                                                  | R            | 0                | 27 <sub>16</sub> | Bitwise nor                                                                                                                                                                                                       |
|               | Set on<br>less than                    | slt<br>\$d,\$s,\$t  | \$d = (\$s < \$t)                                                                    | R            | 0                | 2A <sub>16</sub> | Tests if one register is less than another.                                                                                                                                                                       |
|               | Set on<br>less than<br>unsigned        | sltu<br>\$d,\$s,\$t | \$d = (\$s < \$t)                                                                    | R            | 0                | 2B <sub>16</sub> | Tests if unsigned integer in one register is less than another.                                                                                                                                                   |
|               |                                        | slti<br>\$t,\$s,C   | \$t = (\$s < C)                                                                      | I            | A <sub>16</sub>  | -                | Tests if one register is less than a constant.                                                                                                                                                                    |
|               | Shift left<br>logical<br>immediate     |                     | \$d = \$t << shamt                                                                   | R            | 0                | 0                | shifts shamt number of bits to the left (multiplies by <b>2</b> <sup>shamt</sup> )                                                                                                                                |
|               | Shift right<br>logical<br>immediate    | \$rl                | \$d = \$t >> shamt                                                                   | R            | 0                | 2 <sub>16</sub>  | shifts shamt number of bits to the right - zeros are shifted in (divides by <b>2</b> <sup>shamt</sup> ). Note that this instruction only works as division of a two's complement number if the value is positive. |
| Bitwise Shift | Shift right<br>arithmetic<br>immediate | sra                 | \$d = \$t >> shamt + $\left(\sum_{n=1}^{\text{shamt}} 2^{32-n}\right) \cdot (\$t >>$ | <b>31)</b> R | 0                | 3 <sub>16</sub>  | shifts shamt number of bits - the sign bit is shifted in (divides a positive or even 2's complement number by <b>2</b> <sup>shamt</sup> )                                                                         |
| Ditwise omit  |                                        | sllv<br>\$d,\$t,\$s | \$d = \$t << \$s                                                                     | R            | 0                | 4 16             | shifts \$5 number of bits to the left (multiplies by $2^{\$ a}$ )                                                                                                                                                 |
|               | Shift right logical                    | srlv<br>\$d,\$t,\$s | \$d = \$t >> \$s                                                                     | R            | 0                | 6 <sub>16</sub>  | shifts \$5 number of bits to the right - zeros are shifted in (divides by <b>2</b> <sup>\$8</sup> ). Note that this instruction only works as division of a two's                                                 |

|                       |                        |                     |                                                                               |   |                 |                 | complement number if the value is positive.                                                                                                                                                                                                                           |
|-----------------------|------------------------|---------------------|-------------------------------------------------------------------------------|---|-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | Shift right arithmetic | srav<br>\$d,\$t,\$s | \$d = \$t >> \$s + $\left(\sum_{n=1}^{\$s} 2^{32-n}\right) \cdot (\$t >> 31)$ | R | 0               | 7 <sub>16</sub> | shifts \$\$ number of bits - the sign bit is shifted in (divides a positive or even 2's complement number by $2^{\$s}$ )                                                                                                                                              |
| Conditional<br>branch | Branch on equal        | beq \$s,\$t,C       | if (\$s == \$t) go to PC+4+4*C                                                | I | 4 <sub>16</sub> | _               | Goes to the instruction at the specified address if two registers are equal.                                                                                                                                                                                          |
|                       |                        |                     |                                                                               |   |                 |                 | 000100ss sssttttt CCCCCCC CCCCCCC                                                                                                                                                                                                                                     |
|                       | Branch on not equal    | bne \$s,\$t,C       | if (\$s != \$t) go to PC+4+4*C                                                | I | 5 <sub>16</sub> | -               | Goes to the instruction at the specified address if two registers are <i>not</i> equal.                                                                                                                                                                               |
| Unconditional<br>jump | Jump                   | j C                 | PC = PC+4[31:28] . C*4                                                        | J | 2 <sub>16</sub> | -               | Unconditionally jumps to the instruction at the specified address.                                                                                                                                                                                                    |
|                       | Jump<br>register       | jr \$s              | goto address \$S                                                              | R | 0               | 8 <sub>16</sub> | Jumps to the address contained in the specified register                                                                                                                                                                                                              |
|                       | Jump and link          | jal C               | \$31 = PC + 4; PC = PC+4[31:28] . C*4                                         | J | 3 <sub>16</sub> | -               | For procedure call - used to call a subroutine, \$31 holds the return address; returning from a subroutine is done by: jr \$31. Return address is PC + 8, not PC + 4 due to the use of a branch delay slot which forces the instruction after the jump to be executed |

Note: In MIPS assembly code, the offset for branching instructions can be represented by a label elsewhere in the code.

Note: There is no corresponding *load lower immediate* instruction; this can be done ori (or immediate) with the register \$0 (whose value is always zero). For example, both addi \$1, \$0, 100 and ori \$1, \$0, 100 load the decimal value 100 into register \$1. However, if you are trying to create a 32-bit value with lui (load upper immediate) followed by a "load lower immediate", it is wise to use ori \$1, \$0, 100. The instruction addi will sign extend the most significant bit and potentially overwrite the upper 16 bits when adding negative values.

Note: Subtracting an immediate can be done with adding the negation of that value as the immediate.

## **Floating point**

MIPS has 32 floating-point registers. Two registers are paired for double precision numbers. Odd numbered registers cannot be used for arithmetic or branching, just as part of a double precision register pair.

| Category         | Name                                  | Instruction syntax   | Meaning                                                           | Format | opcode | funct | Notes/Encoding                                                                                      |
|------------------|---------------------------------------|----------------------|-------------------------------------------------------------------|--------|--------|-------|-----------------------------------------------------------------------------------------------------|
| Arithmetic       | FP add single                         | add.s \$x,\$y,\$z    | \$x = \$y + \$z                                                   |        |        |       | Floating-Point add (single precision)                                                               |
|                  | FP subtract single                    | sub.s \$x,\$y,\$z    | \$x = \$y - \$z                                                   |        |        |       | Floating-Point subtract (single precision)                                                          |
|                  | FP multiply single                    | mul.s \$x,\$y,\$z    | \$x = \$y * \$z                                                   |        |        |       | Floating-Point multiply (single precision)                                                          |
|                  | FP divide single                      | div.s \$x,\$y,\$z    | \$x = \$y / \$z                                                   |        |        |       | Floating-Point divide (single precision)                                                            |
|                  | FP add double                         | add.d \$x,\$y,\$z    | \$x = \$y + \$z                                                   |        |        |       | Floating-Point add (double precision)                                                               |
|                  | FP subtract double                    | sub.d \$x,\$y,\$z    | \$x = \$y - \$z                                                   |        |        |       | Floating-Point subtract (double precision)                                                          |
|                  | FP multiply double                    | mul.d \$x,\$y,\$z    | \$x = \$y * \$z                                                   |        |        |       | Floating-Point multiply (double precision)                                                          |
|                  | FP divide double                      | div.d \$x,\$y,\$z    | \$x = \$y / \$z                                                   |        |        |       | Floating-Point divide (double precision)                                                            |
| Data<br>Transfer | Load word coprocessor                 | lwcZ \$x,CONST (\$y) | Coprocessor[Z].DataRegister[\$x]<br>= Memory[\$y + CONST]         | I      |        |       | Loads the 4 byte word stored from: MEM[\$y+CONST] into a Coprocessor data register. Sign extension. |
|                  | Store word coprocessor                | swcZ \$x,CONST (\$y) | <pre>Memory[\$y + CONST] = Coprocessor[Z].DataRegister[\$x]</pre> | I      |        |       | Stores the 4 byte word held by a Coprocessor data register into: MEM[\$y+CONST]. Sign extension.    |
| Logical          | FP compare single (eq,ne,lt,le,gt,ge) | c.lt.s \$f2,\$f4     | cond = (\$f2 < \$f4)                                              |        |        |       | Floating-point compare less than single precision                                                   |
|                  | FP compare double (eq,ne,lt,le,gt,ge) | c.lt.d \$f2,\$f4     | cond = (\$f2 < \$f4)                                              |        |        |       | Floating-point compare less than double precision                                                   |
| Branch           | branch on FP true                     | bc1t 100             | if (cond)<br>goto PC+4+100;                                       |        |        |       | PC relative branch if FP condition                                                                  |
|                  | branch on FP false                    | bc1f 100             | if (cond)<br>goto PC+4+100;                                       |        |        |       | PC relative branch if not condition                                                                 |
|                  | 1                                     |                      | l .                                                               |        |        |       |                                                                                                     |

## Pseudo instructions

These instructions are accepted by the MIPS assembler, although they are not real instructions within the MIPS instruction set. Instead, the assembler translates them into sequences of real instructions.

| Name                                      | instruction syntax   | Real instruction translation                                         | meaning                                   |  |
|-------------------------------------------|----------------------|----------------------------------------------------------------------|-------------------------------------------|--|
| Move                                      | move \$rt,\$rs       | add \$rt,\$rs,\$zero                                                 | R[rt]=R[rs]                               |  |
| Clear                                     | clear \$rt           | add \$rt,\$zero,\$zero                                               | R[rt]=0                                   |  |
| Not                                       | not \$rt, \$rs       | nor \$rt, \$rs, \$zero                                               | R[rt]=~R[rs]                              |  |
| Load Address                              | la \$rd, LabelAddr   | <pre>lui \$rd, LabelAddr[31:16] ori \$rd,\$rd, LabelAddr[15:0]</pre> | \$rd = Label Address                      |  |
| Load Immediate                            | li \$rd, IMMED[31:0] | lui \$rd, IMMED[31:16]<br>ori \$rd,\$rd, IMMED[15:0]                 | \$rd = 32 bit Immediate value             |  |
| Branch unconditionally                    | b Label              | beq \$zero,\$zero,Label                                              | PC=Label                                  |  |
| Branch and link                           | bal Label            | bgezal \$zero,Label                                                  | R[31]=PC+8;<br>PC=Label;                  |  |
| Branch if greater than                    | bgt \$rs,\$rt,Label  | slt \$at,\$rt,\$rs<br>bne \$at,\$zero,Label                          | if (R[rs]>R[rt])<br>PC=Label              |  |
| Branch if less than                       | blt \$rs,\$rt,Label  | slt \$at,\$rs,\$rt<br>bne \$at,\$zero,Label                          | if (R[rs] <r[rt])<br>PC=Label</r[rt])<br> |  |
| Branch if greater than or equal           | bge \$rs,\$rt,Label  | slt \$at,\$rs,\$rt<br>beq \$at,\$zero,Label                          | if (R[rs]>=R[rt])<br>PC=Label             |  |
| Branch if less than or equal              | ble \$rs,\$rt,Label  | slt \$at,\$rt,\$rs<br>beq \$at,\$zero,Label                          | if (R[rs]<=R[rt])<br>PC=Label             |  |
| Branch if less than or equal to zero      | blez \$rs,Label      | slt \$at,\$zero,\$rs<br>beq \$at,\$zero,Label                        | if (R[rs]<=0)<br>PC=Label                 |  |
| Branch if greater than unsigned           | bgtu \$rs,\$rt,Label | sltu \$at,\$rt,\$rs<br>bne \$at,\$zero,Label                         | if (R[rs]>R[rt])<br>PC=Label              |  |
| Branch if greater than zero               | bgtz \$rs,Label      | slt \$at,\$zero,\$rs<br>bne \$at,\$zero,Label                        | if (R[rs]>0)<br>PC=Label                  |  |
| Branch if equal to zero                   | beqz \$rs,Label      | beq \$rs,\$zero,Label                                                | if (R[rs]==0)<br>PC=Label                 |  |
| Branch if not equal to zero               | bnez \$rs,Label      | bne \$rs,\$zero,Label                                                | if (R[rs]!=0)<br>PC=Label                 |  |
| Multiplies and returns only first 32 bits | mul \$d, \$s, \$t    | mult \$s, \$t<br>mflo \$d                                            | \$d = \$s * \$t                           |  |
| Divides and returns quotient              | div \$d, \$s, \$t    | div \$s, \$t<br>mflo \$d                                             | \$d = \$s / \$t                           |  |
| Divides and returns remainder             | rem \$d, \$s, \$t    | div \$s, \$t<br>mfhi \$d                                             | \$d = \$s % \$t                           |  |

## Other instructions

- NOP (no operation) (machine code 0x00000000, interpreted by CPU as sll \$0,\$0,0)
- break (breaks the program, used by debuggers)
- syscall (used for system calls to the operating system)

Many other pseudoinstructions and floating-point instructions present in MIPS R2000 are given in Appendix B.10 of Computer Organization and Design, Fourth Edition by Patterson and Hennessy.

## Example code

The following sample code implements the Euler's totient function in MIPS assembly language:

```
.text
.globl main

la $a0, query
li $v0, 4
syscall
li $v0, 5
syscall
```